JEDEC規格 JESD 400-5, Revision B, 2023: DDR5 Serial Presence Detect (SPD) Contents

JEDEC規格 JESD 400-5, Revision B, 2023【見積商品】

産業規格・仕様書  >  JEDEC  > 




JEDEC規格 JESD 400-5, Revision B, 2023【見積商品】

0(税込)

数量

書名

JEDEC JESD 400-5, Revision B, 2023: DDR5 Serial Presence Detect (SPD) Contents
JEDEC規格 JESD 400-5, Revision B, 2023: DDR5シリアルプレゼンス検出(SPD)の内容
発行元 JEDEC
発行年/月 2023年10月
装丁 ペーパー
ページ数 142 ページ
発送予定 御見積時にお知らせします
【最新版の入手の可否についての確認が必要な商品となります】
 
※PDF版、PDF版+冊子版をご希望のお客様は別途お問合せ下さいませ
※当ウェブ・ショップに掲載のない規格につきましては、別途お問合せ下さいませ。
※掲載の規格は、当ウェブ・ショップに掲載時点で確認できた最新版でございます。
最新の発行状況につきましては受注時に改めて確認をさせて頂きますので予めご了承下さい。
 

Description

This publication describes the serial presence detect (SPD) values for all DDR5 memory modules. In this context, “modules” applies to memory modules like traditional Dual In-line Memory Modules (DIMMs) or solder-down motherboard applications. The SPD data provides critical information about all modules on the memory channel and is intended to be use by the system's BIOS in order to properly initialize and optimize the system memory channels. The storage capacity of the SPD non-volatile memory is limited, so a number of techniques are employed to optimize the use of these bytes, including overlays and run length limited coding.

All unused entries will be coded as 0x00. All unused bits in defined bytes will be coded as 0 except where noted.

Timing parameters in the SPD represent the operation of the module including all DRAMs and support devices at the lowest supported supply voltages (see SPD bytes 16 through 18), and are valid from tCKAVGmin to tCKAVGmax (see SPD bytes 20 through 23).

To allow for maximum flexibility as devices evolve, SPD fields described in this publication may support device configuration and timing options that are not included in the JEDEC DDR5 SDRAM data sheet (JESD79-5). Please refer to DRAM supplier data sheets or JESD79-5 to determine the compatibility of components.